Summary

International Technical Conference on Circuits/Systems, Computers and Communications

2008

Session Number:P1

Session:

Number:P1-25

An Analysis of On-Chip-Network Communication Properties on Shared and Multiple Channel Architecture

Sanghun Lee,  Chanho Lee,  

pp.-

Publication Date:2008/7/7

Online ISSN:2188-5079

DOI:10.34385/proc.39.P1-25

PDF download (525.5KB)

Summary:
The AMBA AHB has been popular bus architecture so far due to its simple architecture. Complex system-on-chips (SoCs) with multiple masters usually employ bus architecture with multiple layers or multiple channels because they require large bandwidth. We construct four systems with different bus configuration to analyze and compare the performance of shared buses and on-chip-network with multiple channels. The systems include multiple masters in parallel processing. The shared bus architecture with multiple layers provides less bandwidth than expected and the on-chip-networks with independent multiple channels show better performance. The system with multiple channels shows 2-3 times better performance than that with the AHB. The results are verified by simulation and implementation using an FPGA.