IEICE Technical Committee Submission System
Advance Program
Online Proceedings
[Sign in]
Tech. Rep. Archives
 Go Top  Go Back   Prev ICD Conf / Next ICD Conf [HTML] / [HTML(simple)] / [TEXT]  [Japanese] / [English] 


Technical Committee on Integrated Circuits and Devices (ICD) [schedule] [select]
Chair Masahiko Yoshimoto (Kobe Univ.)
Vice Chair Takeshi Yamamura (Fujitsu Labs.)
Secretary Hiroaki Suzuki (Renesas), Toshimasa Matsuoka (Osaka Univ.)
Assistant Ken Takeuchi (Univ. of Tokyo), Osamu Watanabe (Toshiba), Akira Tsuchiya (Kyoto Univ.)

Conference Date Mon, Apr 23, 2012 12:30 - 18:50
Tue, Apr 24, 2012 09:00 - 16:30
Topics Memory Device Technologies 
Conference Place  
Contact
Person
+81-19-629-5553

Mon, Apr 23 PM 
12:30 - 18:50
(1) 12:30-13:20 [Invited Talk]
A 19nm 112.8mm2 64Gb Multi-level(2bit/cell) Flash Memory with 400Mb/s/pin 1.8V Toggle Mode Interface
Noboru Shibata, Kazushige Kanda, Toshiki Hisada, Katsuaki Isobe, Manabu Sato, Yuui Shimizu, Takahiro Shimizu, Takahiro Sugimoto, Tomohiro Kobayashi, Kazuko Inuzuka, Naoaki Kanagawa, Yasuyuki Kajitani, Takeshi Ogawa, Jiyun Nakai (Toshiba), Teruhiko Kamei (SanDisk)
(2) 13:20-14:10 [Invited Talk]
128Gb 3-Bit Per Cell NAND Flash Memory on 19nm Technology with 18MB/s Write Rate
Teruhiko Kamei, Yan Li, Seungpil Lee, Ken Oowada, Hao Nguyen, Qui Nguyen, Nima Mokhlesi, Cynthia Hsu, Jason Li, Venky Ramachandra, Masaaki Higashitani, Tuan Pham, Mitsuyuki Watanabe (SanDisk), Mitsuaki Honma, Yoshihisa Watanabe (Toshiba)
  14:10-14:20 Break ( 10 min. )
(3) 14:20-15:10 [Invited Talk]
An 8Mb Multi-Layered Cross-Point ReRAM Macro with 443MB/s Write Throughput
Akifumi Kawahara, Ryotaro Azuma, Yuuichirou Ikeda, Ken Kawai, Yoshikazu Katoh, Yukio Hayakawa, Kiyotaka Tsuji, Shinichi Yoneda, Atsushi Himeno, Kazuhiko Shimakawa, Takeshi Takagi, Takumi Mikawa, Kunitoshi Aono (Panasonic)
(4) 15:10-16:00 [Invited Talk]
Dependable SSD design
-- The Issue for Enabling High Capacity Storage Device with Semiconductor --
Hiroshi Sukegawa (TOSHIBA)
(5) 16:00-16:50 [Invited Talk]
Over-10x-Extended-Lifetime 76%-Reduced-Error Solid-State Drives (SSDs) with Error-Prediction LDPC Architecture and Error-Recovery Scheme
Shuhei Tanakamaru, Yuki Yanagihara, Ken Takeuchi (Univ. Tokyo)
  16:50-17:00 Break ( 10 min. )
(6) 17:00-18:50 [Panel Discussion]
Thinking of Reconstruction of Japan Semiconductor Indutory in Iwate
Shinji Miyano (STARC), Atsushi Sasaki (Iwate Prefecture), Motoyuki Oishi (Nihon Keizai Shimbun,Inc.), Shoun Matsunaga (Tohoku University), Ken Takeuchi (Chuo Univ.), Hiroshi Sukegawa (Toshiba)
Tue, Apr 24 AM 
09:00 - 16:30
(7) 09:00-09:50 [Invited Talk]
Non-contact High-Speed Data Links for Memory Interfaces
Hiroki Ishikuro, Won-Joo Yun, Shinya Nakano, Wataru Mizuhara, Atsutake Kosuge, Noriyuki Miura, Tadahiro Kuroda (Keio Univ.)
(8) 09:50-10:15 4-Times Faster Rising Vpass (10V), 15% Lower Power Vpgm (20V), Wide Output Voltage Range Voltage Generator System for 4-Times Faster 3D-integrated Solid-State Drives Teruyoshi Hatanaka, Ken Takeuchi (Univ. of Tokyo)
  10:15-10:25 Break ( 10 min. )
(9) 10:25-10:50 Design of an MTJ-Based Fully Parallel Nonvolatile TCAM Shoun Matsunaga, Takahiro Hanyu (Tohoku Univ.)
(10) 10:50-11:15 A Non-Volatile Content Addressable Memory Using Three-Terminal Magnetic Domain Wall Motion Cells Ryusuke Nebashi, Noboru Sakimura, Yukihide Tsuji (NEC), Shunsuke Fukami (Tohoku Univ.), Hiroaki Honjo, Shinsaku Saito, Sadahiko Miura, Nobuyuki Ishiwata (NEC), Keizo Kinoshita, Takahiro Hanyu, Tetsuo Endoh, Naoki Kasai, Hideo Ohno (Tohoku Univ.), Tadahiko Sugibayashi (NEC)
(11) 11:15-12:05 [Invited Talk]
Write-/Read- Disturb Issues and Circuit Solutions
Yuichiro Ishii, Yasumasa Tsukamoto, Koji Nii, Hidehiro Fujiwara, Makoto Yabuuchi, Koji Tanaka, Shinji Tanaka, Yasuhisa Shimazaki (Renesas Electronics)
  12:05-13:00 Lunch ( 55 min. )
(12) 13:00-13:50 [Invited Talk]
57% Faster Read, 31% Lower Read Energy, 256-Times Faster Injection 6T-SRAM with a Carrier-Injection Scheme to Pinpoint and Repair Disturb Fails
Kousuke Miyaji (Univ. of Tokyo), Toshikazu Suzuki (Panasonic), Shinji Miyano (STARC), Ken Takeuchi (Univ. of Tokyo)
(13) 13:50-14:15 0.4V SRAM with Bit Line Swing Suppression Charge Share Hierarchical Bit Line Scheme Shinichi Moriwaki, Atsushi Kawasumi (STARC), Toshikazu Suzuki (Panasonic), Yasue Yamamoto, Shinji Miyano, Hirofumi Shinohara (STARC), Takayasu Sakurai (Univ. of Tokyo)
(14) 14:15-14:40 A 40-nm 0.5-V 12.9-pJ/Access 8T SRAM Using Low-Energy Disturb Mitigation Scheme Shusuke Yoshimoto, Masaharu Terada, Shunsuke Okumura (Kobe Univ.), Toshikazu Suzuki, Shinji Miyano (STARC), Hiroshi Kawaguchi, Masahiko Yoshimoto (Kobe Univ.)
  14:40-14:50 Break ( 10 min. )
(15) 14:50-15:15 Device-Conscious Circuit Designs for 0.5-V High-Speed Nanoscale CMOS LSIs Akira Kotabe, Kiyoo Itoh, Riichiro Takemura, Ryuta Tsuchiya (Hitachi), Masashi Horiguchi (Renesas)
(16) 15:15-15:40 Low-Energy Block-Level Instantaneous Comparison 7T SRAM for Dual Modular Redundancy Yohei Umeki, Shunsuke Okumura, Yohei Nakata, Koji Yanagida, Yuki Kagiyama, Shusuke Yoshimoto, Hiroshi Kawaguchi (Kobe Univ.), Masahiko Yoshimoto (Kobe Univ./JST)
(17) 15:40-16:05 A Chip-ID Generating Circuit for Dependable LSI using Random Address Errors on Embedded SRAM and On-Chip Memory BIST Hidehiro Fujiwara, Makoto Yabuuchi, Hirofumi Nakano, Hiroyuki Kawai, Koji Nii, Kazutami Arimoto (Renesas Electronics)
(18) 16:05-16:30 A 128-bit Chip Identification Generating Scheme Exploiting SRAM Bitcells with Failure Rate of 4.45X 10-19 Shunsuke Okumura, Shusuke Yoshimoto, Hiroshi Kawaguchi (Kobe Univ.), Masahiko Yoshimoto (Kobe Univ., JST CREST)

Announcement for Speakers
General TalkEach speech will have 20 minutes for presentation and 5 minutes for discussion.

Contact Address and Latest Schedule Information
ICD Technical Committee on Integrated Circuits and Devices (ICD)   [Latest Schedule]
Contact Address Ken Takeuchi (The University of Tokyo)
TEL&FAX 03-5841-6687
E--mail:icd-rylsitu- 


Last modified: 2012-02-17 12:36:27


Notification: Mail addresses are partially hidden against SPAM.

[Download Paper's Information (in Japanese)] <-- Press download button after click here.
 
[Cover and Index of IEICE Technical Report by Issue]
 

[Presentation and Participation FAQ] (in Japanese)
 

[Return to ICD Schedule Page]   /  
 
 Go Top  Go Back   Prev ICD Conf / Next ICD Conf [HTML] / [HTML(simple)] / [TEXT]  [Japanese] / [English] 


[Return to Top Page]

[Return to IEICE Web Page]


The Institute of Electronics, Information and Communication Engineers (IEICE), Japan