IEICE Technical Report

Print edition: ISSN 0913-5685      Online edition: ISSN 2432-6380

Volume 116, Number 416

Computer Systems

Workshop Date : 2017-01-23 - 2017-01-25 / Issue Date : 2017-01-16

[PREV] [NEXT]

[TOP] | [2013] | [2014] | [2015] | [2016] | [2017] | [2018] | [2019] | [Japanese] / [English]

[PROGRAM] [BULK PDF DOWNLOAD]


Table of contents

CPSY2016-106
A Hardware Acceleration of Template Matching using FPGA and MPU
Yuji Matumoto, Youichi Tomioka, Junji Kitamichi (The University of Aizu)
pp. 1 - 6

CPSY2016-107
Optimal Design of FIR filter using a Real Coded Genetic Algorithm Processor
Akihiko Tsukahara, Akinori Kanasugi (Tokyo Denki Univ.)
pp. 7 - 12

CPSY2016-108
GRAPE9-MPX: development of an accelerator system dedicated for multi-precision arithmetic operations and its application
Hiroshi Daisaka (Hitotsubashi Univ.), Naohito Nakasato (Univ. of Aizu), Tadashi Ishikawa, Fukuko Yuasa (KEK), Keigo Nitadori (RIKEN/AICS)
pp. 13 - 18

CPSY2016-109
(See Japanese page.)
pp. 19 - 23

CPSY2016-110
(See Japanese page.)
pp. 25 - 29

CPSY2016-111
Implementation of Multiple FPGAs with High Speed Serial Optical Interconnection
Futoshi Murase, Daichi Takagi, Motoki Amagasaki, Morihiro Kuga, Masahiro Iida, Toshinori Sueyoshi (Kumamoto Univ)
pp. 31 - 36

CPSY2016-112
Distributed Handshake-Join Processing for Stream Data on Multiple FPGA Nodes
Kousuke Tada, Naoto Kawahara, Masato Yoshimi, Celimuge, Wu., Tsutomu Yoshinaga (UEC)
pp. 37 - 42

CPSY2016-113
A Case for FPGA Based 10GbE Switch Aggregating Computation Results of GPUs
Kazuma Takemoto, Ami Hayashi, Shin Morishima, Hiroki Matsutani (Keio Univ.)
pp. 43 - 48

CPSY2016-114
(See Japanese page.)
pp. 49 - 54

CPSY2016-115
A Memory Reduction with Neuron Pruning for a Convolutional Neural Network: Its FPGA Realization
Tomoya Fujii, Simpei Sato, Hiroki Nakahara (Tokyo Tech), Masato Motomura (Hokkaido univ.)
pp. 55 - 60

CPSY2016-116
Overview of an HLS Framework Surpporting IoT/CPS Development
Daichi Teruya, Hironori Nakajo (TUAT)
pp. 61 - 66

CPSY2016-117
Framework for a Hybrid System with a pair of MCU and FPGA
Ryota Suzuki, Nakajo Hironori (TUAT)
pp. 67 - 72

CPSY2016-118
A Case for Remote GPU Assignment for VR Applications
Shin Morishima, Masahiro Okazaki (Keio Univ.), Hiroki Matsutani (Keio Univ.PRESTO/NII)
pp. 85 - 90

CPSY2016-119
Evaluation of the PEACH3 used for communication in application
Takahiro Kaneda (Keio Univ.), Toshihiro Hanawa (UTokyo), Hideharu Amano (Keio Univ.)
pp. 91 - 96

CPSY2016-120
Optimization of Fresnel hologram computation on GPU using decomposition method
Shinpei Watanabe (Utsunomiya Univ.), Boaz Jessie Jackin (NICT), Takeshi Ohkawa, Kanemitsu Ootsu, Takashi Yokota, Yoshio Hayasaki, Toyohiko Yatagai, Takanobu Baba (Utsunomiya Univ.)
pp. 97 - 102

CPSY2016-121
Implementation of Path Profiler Using Loop Block for Dynamic Behavior Analysis of Nested Loops
Yuki Kikuchi, Kanemitsu Ootsu, Takanobu Baba, Takashi Yokota, Takeshi Ohkawa (Utsunomiya Univ.)
pp. 103 - 108

CPSY2016-122
Expression of Positional registers for Tamper resistance
Kiyohiro Sato, Naoki Fujieda, Shuichi Ichikawa (TUT)
pp. 109 - 114

CPSY2016-123
Proposal of Processor Enabling to Start-Up Internal Modules Distributed Energy Consumption
Hiroaki Kaneko, Akinori Kanasugi (Tokyo Denki Univ.)
pp. 115 - 120

CPSY2016-124
Implementation of Binarized Deep Neural Network for FPGA Considering Power Performance Enhancement
Haruyoshi Yonekawa, Hiroki Nakahara (Tokyo Tech), Masato Motomura (Hokkaido Univ.)
pp. 127 - 132

CPSY2016-125
(See Japanese page.)
pp. 133 - 134

CPSY2016-126

Kazusa Musha (Keio Univ.), Tomohiro Kudoh (Tokyo Univ.), Michihiro Koibuchi (NII), Hideharu Amano (Keio Univ.)
pp. 135 - 140

CPSY2016-127
FPGA Implementation of Mahalanobis Distance-Based Outlier Detection for Streaming Data
Yuto Arai, Shin'ichi Wakabayashi, Shinobu Nagayama, Masato Inagi (Hiroshima City Univ.)
pp. 141 - 146

CPSY2016-128
A New Residue Addition Algorithm Using Signed-Digit Numbers and Its Application to RSA Encryption
Kazumasa Ishikawa, Yuuki Tanaka, Shugang Wei (Gunma Univ.)
pp. 147 - 152

CPSY2016-129
Trace-Driven Emulation of Large-Scale Networks-on-Chip on FPGAs
Thiem Van Chu, Kenji Kise (Tokyo Tech)
pp. 153 - 158

CPSY2016-130
(See Japanese page.)
pp. 159 - 164

CPSY2016-131
Investigation of the influence of input sequences on the calculation accuracy in an approximate operation using a typical circuit
Shimpei Sato, Yuta Ukon, Atsushi Takahashi (Tokyo TECH)
pp. 165 - 170

CPSY2016-132
Finite state machine design for high accurate stochastic computing
Masashi Tawada, Masao Yanagisawa, Nozomu Togawa (Waseda Univ.)
pp. 171 - 174

CPSY2016-133
MTJ-based Nonvolatile Flip-Flop Circuit Enabling to Verify Stored Data
Junya Akaike, Kimiyoshi Usami (SIT)
pp. 175 - 180

CPSY2016-134
Thermal transient analysis and evaluation of three-dimensional stacked chips
Shogo Yasuda, Kimiyoshi Usami (SIT)
pp. 181 - 186

CPSY2016-135
An FPGA NIC Based Distributed Ledger Caching for Blockchain
Yuma Sakakibara, Kohei Nakamura (Keio Univ.), Hiroki Matsutani (Keio Univ./PRESTO/NII)
pp. 203 - 208

CPSY2016-136
Proxy Responses for MapReduce Delayed Task Using 10GbE FPGA Switch
Koya Mitsuzuka, Ami Hayashi (Keio Univ.), Hiroki Matsutani (Keio Univ./PRESTO/NII)
pp. 209 - 214

CPSY2016-137
Design and Evaluation of A Suboptimal Unidirectional Network
Tomohiro Totoki, Hiroshi Nakahara, Daichi Fujiki (Keio Univ.), Michihiro Koibuchi (NII), Hideharu Amano (Keio Univ.)
pp. 215 - 220

Note: Each article is a technical report without peer review, and its polished version will be published elsewhere.


The Institute of Electronics, Information and Communication Engineers (IEICE), Japan