IEICE Technical Report

Print edition: ISSN 0913-5685

Volume 106, Number 391

Dependable Computing

Workshop Date : 2006-11-29 / Issue Date : 2006-11-22

[PREV] [NEXT]

[TOP] | [2006] | [2007] | [2008] | [2009] | [2010] | [2011] | [2012] | [Japanese] / [English]

[PROGRAM] [BULK PDF DOWNLOAD]


Table of contents

DC2006-53
[Special Talk] SystemVerilog Tutorial
Kasumi Hamaguchi (Panasonic), Takaaki Akashi (Synopsys), Takeharu Yui (ONW), Kenji Goto (Cadence), Miyuki Okamoto (SANYO), Masashi Sugiura (Zuken), Takehiko Tsuchiya (Toshiba), Yukio Chiwata (Fujitsu), Hirokuni Taketazu (Panasonic), KunDo Lee (Mentor), Yoshio Takamine (Renesas)
pp. 1 - 13

DC2006-54
[Special Talk] SAT Algorithms and its Applications (tentative)
Masahiro Fujita (Univ. of Tokyo)
pp. 15 - 20

DC2006-55
Analysis of Maximum Switching Activities in Sequential Logic Circuits for Power Supply Integrity Validation
Hiroyuki Higuchi, Yuzi Kanazawa, Osamu Moriyama (Fujitsu Labs), Noriyuki Ito (Fujitsu)
pp. 21 - 26

DC2006-56
Power Wave Smoothing by Clock Scheduling for Peak Power Reduction in LSI
Yosuke Takahashi, Atsushi Takahashi (Tokyo Tech)
pp. 27 - 32

DC2006-57
A fast Register Relocation Method for Circuit Size Reduction in Generalized-Synchronous Framework
Yukihide Kohira (Tokyo Inst. of Tech), Atsushi Takahashi (Tokyo Inst.of Tech)
pp. 33 - 38

DC2006-58
*
Toshihiko Yokota (IBM JAPAN)
pp. 39 - 44

Note: Each article is a technical report without peer review, and its polished version will be published elsewhere.


The Institute of Electronics, Information and Communication Engineers (IEICE), Japan