講演名 2014-10-24
The Design and Development of Synthetic Aperture Radar (SAR) Imaging Field Programmable Gate Array (FPGA)-based Processor(ICSANE 2014(International Conference on Space, Aeronautical and Navigational Electronics))
,
PDFダウンロードページ PDFダウンロードページへ
抄録(和)
抄録(英) Synthetic Aperture Radar (SAR) is an all-weather microwave remote sensing system which is invented from the concept of creating and synthesizing a very much longer antenna aperture size with a smaller antenna aperture size by using signal processing techniques to produce a high resolution image of the measured earth's surface. Range-Doppler algorithm (RDA) is the first discovered digital processing algorithm used for the processing of SAR data and it is able to achieve block processing efficiency by using frequency domain operations in both range and azimuth directions at the same time maintaining the 1-Dimensional operation simplicity. Fast Fourier Transform (FFT) is the prerequisite in the RDA as it is used to transform the SAR data into frequency domain for match filtering operations. RDA become formidable and arduous without the use of FFT and IFFT as the majority of computation time and processing power (about 70%) in RDA are occupied by FFTs and IFFTs. Field-Programmable Gate Array (FPGA)-based SAR processing system approaches to the fast demand process of SAR data due to the hardware implementation of FPGA-based system exploit flexibility, reconfigurability, pipelining and massively parallel processing which yield in faster and cost-effective designs. On board storage of SAR data usually not feasible due to quick response demands, power consumption and space limitations of the carrier system. Thus, on-board processing capability is one of the most desired and demanded abilities in the SAR processing system. This article highlights the design and development of an FPGA-based SAR processor. An efficient reconfigurable FFT core and IFFT core have been designed and developed by using hardware description language (HDL). From the simulation results, the proposed architectures significantly reduced the usage of hardware resources in an FPGA while achieving the reasonably high processing speed and throughput rate with the reconfigurable ability.
キーワード(和)
キーワード(英) Synthetic Aperture Radar / Field Programmable Gate Array / Range-Doppler algorithm / Fast Fourier Transform / Inverse Fast Fourier Transform / Reconfigurability / Pipelining / Matched Filtering
資料番号 SANE2014-100
発行日

研究会情報
研究会 SANE
開催期間 2014/10/15(から1日開催)
開催地(和)
開催地(英)
テーマ(和)
テーマ(英)
委員長氏名(和)
委員長氏名(英)
副委員長氏名(和)
副委員長氏名(英)
幹事氏名(和)
幹事氏名(英)
幹事補佐氏名(和)
幹事補佐氏名(英)

講演論文情報詳細
申込み研究会 Space, Aeronautical and Navigational Electronics (SANE)
本文の言語 ENG
タイトル(和)
サブタイトル(和)
タイトル(英) The Design and Development of Synthetic Aperture Radar (SAR) Imaging Field Programmable Gate Array (FPGA)-based Processor(ICSANE 2014(International Conference on Space, Aeronautical and Navigational Electronics))
サブタイトル(和)
キーワード(1)(和/英) / Synthetic Aperture Radar
第 1 著者 氏名(和/英) / Yung Chong LEE
第 1 著者 所属(和/英)
Faculty of Engineering and Technology, Multimedia University
発表年月日 2014-10-24
資料番号 SANE2014-100
巻番号(vol) vol.114
号番号(no) 264
ページ範囲 pp.-
ページ数 6
発行日