Presentation 2018-12-06
Evaluation of Flexible Test Power Control for Logic BIST in TEG Chips
Takaaki Kato, Senling Wang, Yasuo Sato, Seiji Kajihara,
PDF Download Page PDF download Page Link
Abstract(in Japanese) (See Japanese page)
Abstract(in English) Scan-based logic BIST has a crucial problem of high test power dissipation. Its solution requires a flexible test power control specified for each circuit because of trade-off between test power, fault coverage, and test application time. This paper addresses evaluation of the scan-in power reduction techniques with scan-out and capture reduction techniques. In addition to simulation-based experiments, measurement results of TEG chips’ experiments are shown to make sure the effectiveness of the techniques.
Keyword(in Japanese) (See Japanese page)
Keyword(in English) BIST / Scan Test / Scan power / Capture power / Multi-Cycle Test
Paper # VLD2018-57,DC2018-43
Date of Issue 2018-11-28 (VLD, DC)

Conference Information
Committee VLD / DC / CPSY / RECONF / CPM / ICD / IE / IPSJ-SLDM / IPSJ-EMB / IPSJ-ARC
Conference Date 2018/12/5(3days)
Place (in Japanese) (See Japanese page)
Place (in English) Satellite Campus Hiroshima
Topics (in Japanese) (See Japanese page)
Topics (in English) Design Gaia 2018 -New Field of VLSI Design-
Chair Noriyuki Minegishi(Mitsubishi Electric) / Satoshi Fukumoto(Tokyo Metropolitan Univ.) / Koji Nakano(Hiroshima Univ.) / Masato Motomura(Hokkaido Univ.) / Fumihiko Hirose(Yamagata Univ.) / Hideto Hidaka(Renesas) / Takayuki Hamamoto(Tokyo Univ. of Science) / Yutaka Tamiya(Fujitsu Laboratories) / 渡辺 晴美(東海大) / 井上 弘士(九大)
Vice Chair Nozomu Togawa(Waseda Univ.) / Hiroshi Takahashi(Ehime Univ.) / Hidetsugu Irie(Univ. of Tokyo) / Takashi Miyoshi(Fujitsu) / Yuichiro Shibata(Nagasaki Univ.) / Kentaro Sano(RIKEN) / Mayumi Takeyama(Kitami Inst. of Tech.) / Makoto Nagata(Kobe Univ.) / Hideaki Kimata(NTT) / Kazuya Kodama(NII)
Secretary Nozomu Togawa(NTT) / Hiroshi Takahashi(Aizu Univ.) / Hidetsugu Irie(Tokyo Inst. of Tech.) / Takashi Miyoshi(Nihon Univ.) / Yuichiro Shibata(Utsunomiya Univ.) / Kentaro Sano(Hokkaido Univ.) / Mayumi Takeyama(Hiroshima City Univ.) / Makoto Nagata(e-trees.Japan) / Hideaki Kimata(Toyohashi Univ. of Tech.) / Kazuya Kodama(NTT) / (Panasonic) / (Tohoku Univ.) / (KDDI Research)
Assistant / / Yasuaki Ito(Hiroshima Univ.) / Tomoaki Tsumura(Nagoya Inst. of Tech.) / Yuuki Kobayashi(NEC) / Hiroki Nakahara(Tokyo Inst. of Tech.) / Yasuo Kimura(Tokyo Univ. of Tech.) / Hideki Nakazawa(Hirosaki Univ.) / Tomoaki Terasako(Ehime Univ.) / Hiroyuki Ito(Tokyo Inst. of Tech.) / Masatoshi Tsuge(Socionext) / Tetsuya Hirose(Kobe Univ.) / Kazuya Hayase(NTT) / Yasutaka Matsuo(NHK) / Hiroe Iwasaki(NTT)

Paper Information
Registration To Technical Committee on VLSI Design Technologies / Technical Committee on Dependable Computing / Technical Committee on Computer Systems / Technical Committee on Reconfigurable Systems / Technical Committee on Component Parts and Materials / Technical Committee on Integrated Circuits and Devices / Technical Committee on Image Engineering / Special Interest Group on System and LSI Design Methodology / Special Interest Group on Embedded Systems / Special Interest Group on System Architecture
Language JPN
Title (in Japanese) (See Japanese page)
Sub Title (in Japanese) (See Japanese page)
Title (in English) Evaluation of Flexible Test Power Control for Logic BIST in TEG Chips
Sub Title (in English)
Keyword(1) BIST
Keyword(2) Scan Test
Keyword(3) Scan power
Keyword(4) Capture power
Keyword(5) Multi-Cycle Test
1st Author's Name Takaaki Kato
1st Author's Affiliation Kyushu Institute of Technology(KIT)
2nd Author's Name Senling Wang
2nd Author's Affiliation Ehime University(Ehime Univ.)
3rd Author's Name Yasuo Sato
3rd Author's Affiliation Kyushu Institute of Technology(KIT)
4th Author's Name Seiji Kajihara
4th Author's Affiliation Kyushu Institute of Technology(KIT)
Date 2018-12-06
Paper # VLD2018-57,DC2018-43
Volume (vol) vol.118
Number (no) VLD-334,DC-335
Page pp.pp.125-130(VLD), pp.125-130(DC),
#Pages 6
Date of Issue 2018-11-28 (VLD, DC)