IEICE Technical Committee Submission System
Advance Program
Online Proceedings
[Sign in]
Tech. Rep. Archives
 Go Top  Go Back   Prev VLD Conf / Next VLD Conf [HTML] / [HTML(simple)] / [TEXT]  [Japanese] / [English] 


Technical Committee on VLSI Design Technologies (VLD) [schedule] [select]
Chair Atsushi Takahashi (Osaka Univ.)
Vice Chair Ikuo Harada (NTT)
Secretary Nozomu Togawa (Waseda Univ.), Akihisa Yamada (Sharp)

Conference Date Thu, Sep 24, 2009 13:30 - 17:30
Fri, Sep 25, 2009 10:00 - 14:35
Topics Physical design, etc 
Conference Place 110, Bldg A, Graduate School of Infomation Science and Technology, Osaka Univeristy 
Address 1-5 Yamadaoka, Suita, Osaka 565-0871, Japan
Transportation Guide http://www.ist.osaka-u.ac.jp/japanese/access/index.html
Contact
Person
Prof. Masanori Hashimoto
+81-6-6879-4526
Sponsors Co-sponsored by the IEEE CAS Society Kansai Chapter
Copyright
and
reproduction
All rights are reserved and no part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopy, recording, or any information storage and retrieval system, without permission in writing from the publisher. Notwithstanding, instructors are permitted to photocopy isolated articles for noncommercial classroom use without fee. (License No.: 10GA0019/12GB0052/13GB0056/17GB0034/18GB0034)

Thu, Sep 24 PM  Physical Design Technology
Chair: Daisuke Fukuda (Fujitsu Lab.)
13:30 - 14:45
(1) 13:30-13:55 Fast Global Floorplanning Method Based on Stable-LSE VLD2009-29 Yasuhiro Takashima, Masatomo Kuwano (Univ. of Kitakyushu)
(2) 13:55-14:20 A Detail Via Arrangement Method for Reduction of Wire Congestion in 2-Layer Ball Grid Array Packages VLD2009-30 Masaki Kinoshita, Yoichi Tomioka (Tokyo Inst. of Tech.), Atsushi Takahashi (Osaka Univ.)
(3) 14:20-14:45 A Wall Generation for Trunk Routing of Multiple Nets on Single Layer VLD2009-31 Yukihide Kohira (Univ. of Aizu.), Atsushi Takahashi (Osaka Univ.)
  14:45-15:00 Break ( 15 min. )
Thu, Sep 24 PM  System and Logic Design Technology
Chair: Nozomu Togawa (Waseda Univ.)
15:00 - 16:15
(4) 15:00-15:25 Complete ILP-Formulation of High-Level Synthesis VLD2009-32 Keisuke Inoue, Mineo Kaneko (JAIST)
(5) 15:25-15:50 A System LSI Design and Verification Environment Using JACKAL Language VLD2009-33 Takafumi Kohara (Kinki Univ.), Ryuichi Nakawaki (FUJITSU FSAS), Yasuhiro Nagata (NEC System Techno.), Takashi Kambe (Kinki Univ.)
(6) 15:50-16:15 On accelleration of SER analysis for sequential circuits using implicit enumeration VLD2009-34 Yusuke Matsunaga, Yusuke Akamine (Kyushu Univ.)
  16:15-16:30 Break ( 15 min. )
Thu, Sep 24 PM  Invited Talks
Chair: Atsushi Takahashi (Osaka Univ.)
16:30 - 17:30
(7) 16:30-17:30 [Invited Talk]
Trace-Driven Workload Simulation Method for Multiprocessor System-On-Chips VLD2009-35
Tsuyoshi Isshiki, Dongju Li, Hiroaki Kunieda (Tokyo Inst. of Tech.), Toshiro Isomura, Kazuo Satou (TOYOTA MOTOR CORP.)
Fri, Sep 25 AM  System Design
Chair: Akihisa Yamada (Sharp)
10:00 - 10:50
(8) 10:00-10:25 An Approach for Algorithm Tuning of Power Grid Simulation by GPGPU VLD2009-36 Makoto Yokota, Yuuya Isoda, Hisako Sugano, Ittetsu Taniguchi, Masahiro Fukui (Ritsumeikan Univ.)
(9) 10:25-10:50 Triage Device Slightly Injured Person in Disaster Medical Assistant Network VLD2009-37 Keishi Sakanushi, Akihito Hiromori (Osaka Univ/JST), Taichiro Imamura, Junya Okamoto (Osaka Univ), Takuji Hieda, Yoshinori Takeuchi, Masaharu Imai (Osaka Univ/JST), Junji Kitamichi (Osaka Univ), Teruo Higashino (Osaka Univ/JST)
  10:50-11:05 Break ( 15 min. )
Fri, Sep 25 AM  Reconfigurable Systems I
Chair: Akihisa Yamada (Sharp)
11:05 - 11:55
(10) 11:05-11:30 High Throughput Irregular LDPC Decoder Based on High-Efficiency Column Operation Unit for IEEE 802.11n Standard VLD2009-38 Akiyuki Nagashima, Nozomu Togawa, Masao Yanagisawa, Tatsuo Ohtsuki (Waseda Univ.)
(11) 11:30-11:55 DFG Mapping for Flexible Engine/Generic ALU Array and Its Dedicated Synthesis Algorithm VLD2009-39 Ryo Tamura, Nozomu Togawa, Masao Yanagisawa, Tatsuo Ohtsuki (Waseda Univ.), Makoto Satoh (Hitachi Ltd.)
  11:55-13:20 Lunch Break ( 85 min. )
Fri, Sep 25 PM  Reconfigurable Systems II
Chair: Ikuo Harada (NTT)
13:20 - 14:35
(12) 13:20-13:45 A remote optically reconfigurable gate array using fibers VLD2009-40 Yumiko Ueno, Minoru Watanabe (Shizuoka Univ.)
(13) 13:45-14:10 A configuration speed acceleration method using negative logic implementation VLD2009-41 Retsu Moriwaki, Minoru Watanabe (Shizuoka Univ.)
(14) 14:10-14:35 Defect tolerance of a MEMS dynamic optically reconfigurable gate array VLD2009-42 Daisaku Seto, Minoru Watanabe (Shizuoka Univ.)

Announcement for Speakers
General TalkEach speech will have 20 minutes for presentation and 5 minutes for discussion.

Contact Address and Latest Schedule Information
VLD Technical Committee on VLSI Design Technologies (VLD)   [Latest Schedule]
Contact Address Nozomu Togawa (Waseda Univ.)
E--mail: n
Tel: +81-3-5286-3908, Fax: +81-3-3208-7439 
Announcement See also VLD's homepage:
http://www.ieice.org/~vld/


Last modified: 2009-09-16 22:30:25


Notification: Mail addresses are partially hidden against SPAM.

[Download Paper's Information (in Japanese)] <-- Press download button after click here.
 
[Cover and Index of IEICE Technical Report by Issue]
 

[Presentation and Participation FAQ] (in Japanese)
 

[Return to VLD Schedule Page]   /  
 
 Go Top  Go Back   Prev VLD Conf / Next VLD Conf [HTML] / [HTML(simple)] / [TEXT]  [Japanese] / [English] 


[Return to Top Page]

[Return to IEICE Web Page]


The Institute of Electronics, Information and Communication Engineers (IEICE), Japan