IEICE Technical Committee Submission System
Advance Program
Online Proceedings
[Sign in]
Tech. Rep. Archives
 Go Top  Go Back   Prev RECONF Conf / Next RECONF Conf [HTML] / [HTML(simple)] / [TEXT]  [Japanese] / [English] 


Technical Committee on Reconfigurable Systems (RECONF) [schedule] [select]
Chair Minoru Watanabe (Shizuoka Univ.)
Vice Chair Masato Motomura (Hokkaido Univ.), Yuichiro Shibata (Nagasaki Univ.)
Secretary Yutaka Yamada (Toshiba), Yoshiki Yamaguchi (Univ. of Tsukuba)
Assistant Kazuya Tanikagawa (Hiroshima City Univ.), Takefumi Miyoshi (e-trees.Japan)

Conference Date Fri, Jun 19, 2015 10:00 - 20:00
Sat, Jun 20, 2015 09:30 - 18:30
Topics the 10th anniversary celebration of RECONF: Reconfigurable Systems, etc. 
Conference Place Clock Tower Centennial Hall, Kyoto University 
Address Clock Tower Centennial Hall, Kyoto University Yoshida-Honmachi, Sakyo-ku, Kyoto, 606-8501
Transportation Guide 5 minutes walk from Kyo-dai 'Sei-mon-mae' bus stop
http://www.kyoto-u.ac.jp/en/access/yoshida/main.html
Contact
Person
Tomonori Izumi (Ritsumeikan Univ.) / Masayuki Hiromoto (Kyoto Univ.)
Copyright
and
reproduction
All rights are reserved and no part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopy, recording, or any information storage and retrieval system, without permission in writing from the publisher. Notwithstanding, instructors are permitted to photocopy isolated articles for noncommercial classroom use without fee. (License No.: 10GA0019/12GB0052/13GB0056/17GB0034/18GB0034)
Notes on Review This article is a technical report without peer review, and its polished version will be published elsewhere.

Fri, Jun 19 AM  Special Invited Talk
Chair: Tetsuo Hironaka (Hiroshima City Univ.)
10:00 - 11:00
(1) 10:00-11:00 [Special Talk]
Semiconductor Innovation seen from Makimoto's Wave and its Impact RECONF2015-1
Tsugio Makimoto (SSIS)
  11:00-11:10 Break ( 10 min. )
Fri, Jun 19 AM  Architecture and performance assessment (1)
Chair: Nobuya WATANABE (Okayama Univ.)
11:10 - 13:20
(2) 11:10-11:35 Power optimization of low-power reconfigurable accelerator CMA-SOTB RECONF2015-2 Koichiro Masuyama, Yu Fujita, Hayate Okuhara, Hideharu Amano (Keio Univ.)
(3) 11:35-12:00 Evaluation of the third Flex Power FPGA chip in SOTB technology RECONF2015-3 Masakazu Hioki, Yasuhiro Ogasahara, Hanpei Koike (AIST)
(4) 12:00-12:25 An Area Optimization of 3D FPGA with high speed inter-layer communication link RECONF2015-4 Yuto Takeuchi, Qian Zhao, Motoki Amagasaki, Masahiro Iida, Morihiro Kuga, Toshinori Sueyoshi (Kumamoto Univ)
  12:25-13:20 lunch ( 55 min. )
Fri, Jun 19 PM  Image Processing
Chair: Hideharu AMANO (Keio Univ.)
13:20 - 15:00
(5) 13:20-13:45 A Classification Hardware with Hierarchical Multiple Scan Window Sizes for Colorectal Endoscopic Diagnosis RECONF2015-5 Takumi Okamoto, Tetsushi Koide, Tatsuya Shimizu, Koki Sugi, Anh-Tuan Hoang, Hikaru Satoh, Toru Tamaki, Bisser Raytchev, Kazufumi Kaneda (Hiroshima Univ.), Shigeto Yoshida, Hiroshi Mieno (Hiroshima General Hospital of West Japan Railway Company), Shinji Tanaka (Hiroshima Univ.)
(6) 13:45-14:10 Consideration for Visual Word Feature Transformation Hardware based on Bag-of-Features RECONF2015-6 Koki Sugi, Tetsushi Koide, Tatsuya Shimizu, Takumi Okamoto, Anh-Tuan Hoang, Hikaru Satoh, Toru Tamaki, Bisser Raytchev, Kazufumi Kaneda (Hiroshima Univ.), Shigeto Yoshida, Hiroshi Mieno (Hiroshima General Hospital of West Japan Railway Company), Shinji Tanaka (Hiroshima Univ.)
(7) 14:10-14:35 High Speed Calculation of Convex Hull in 2D Images using FPGA RECONF2015-7 Kahori Kemmotsu, Kenji Kanazawa, Yamato Mori (Univ. of Tsukuba), Noriyuki Aibe (SUSUBOX), Moritoshi Yasunaga (Univ. of Tsukuba)
(8) 14:35-15:00 ROS compliant componentizing of image processing hardware on a Programmable SoC RECONF2015-8 Kazushi Yamashina, Takeshi Ohkawa, Kanemitsu Ootsu, Takashi Yokota (Utsunomiya Univ.)
  15:00-15:10 Break ( 10 min. )
Fri, Jun 19 PM  FPGA Applications, etc (1)
Chair: Kentaro SANO (Tohoku Univ.)
15:10 - 16:50
(9) 15:10-15:35 Consideration of the one-dimensional array processor suitable for a shock tube problem by FPGA RECONF2015-9 Keisuke Hirofuji, Ryo Okuda, Kazuya Tanigawa, Tetsuo Hironaka (Hiroshima City Univ)
(10) 15:35-16:00 Realization of FPGA Control Processing with Functional Safety RECONF2015-10 Kenichi Morimoto (Nagasaki Univ.), Masanori Nobe (MHPS), Masaharu Tanaka (MHI), Yuichiro Shibata, Yudai Shirakura, Hidenori Maruta, Fujio Kurokawa (Nagasaki Univ.)
(11) 16:00-16:25 An arithmetic design approach with diversity and redundancy for FPGAs RECONF2015-11 Yudai Shirakura, Kenichi Morimoto (Nagasaki Univ.), Masanori Nobe (MHPS), Masaharu Tanaka (MHI), Yuichiro Shibata, Hidenori Maruta, Fujio Kurokawa (Nagasaki Univ.)
(12) 16:25-16:50 Towards the Fastest FPGA-based Sorting Hardware in the World RECONF2015-12 Ryohei Kobayashi, Kenji Kise (Tokyo Tech)
  16:50-17:00 Break ( 10 min. )
Fri, Jun 19 PM  Invited talk
Chair: Yuichiro SHIBATA (Nagasaki Univ.)
17:00 - 18:00
(13) 17:00-18:00 [Invited Talk]
Reliability on Integrated Circuits RECONF2015-13
Kazutoshi Kobayashi (Kyoto Inst. of Tech.)
Fri, Jun 19 PM 
Chair: Yoshiki YAMAGUCHI (Univ. of Tsukuba)
18:00 - 20:00
(14) 18:00-20:00  
Sat, Jun 20 AM  FPGA Applications, etc (2)
Chair: Takefumi Miyoshi (e-trees.Japan)
09:30 - 10:45
(15) 09:30-09:55 A SW/HW Interface Implementation Method in the System Design Environment for Programmable SoCs RECONF2015-14 Yusuke Tani, Takuya Hatayama, Hideki Takase, Kazuyoshi Takagi, Naofumi Takagi (Kyoto Univ.)
(16) 09:55-10:20 A Near-memory Processing Architecture on FPGAs for Data Movement Intensive Applications RECONF2015-15 Vu Hoang Gia, Tran Thi Hong, Shinya Takamaeda, Yasuhiko Nakashima (NAIST)
(17) 10:20-10:45 Implementation and Applications of An Efficient Parallel Architecture for Matrix Calculations RECONF2015-16 Yuki Murakami, Naohito Nakasato, S. Sedukhin (Univ. of Aizu)
Sat, Jun 20 AM  FPGA Applications, etc (3)
Chair: Moritoshi YASUNAGA (Univ. of Tsukuba)
10:45 - 13:10
(18) 10:45-11:10 A Deep Convolutional Neural Network Based on Nested Residue Number System RECONF2015-17 Hiroki Nakahara (Ehime Univ.), Tsutomu Sasao (Meiji Univ.)
(19) 11:10-11:35 A Rapid Verification Environment for Statistical Evaluation of PUF Circuits RECONF2015-18 Toshihiro Katashita, Yasunori Onda, Yohei Hori (AIST)
(20) 11:35-12:00 FPGA Implementation of a key generation circuit using PUF and Fuzzy Extractor on SASEBO-G3 RECONF2015-19 Yohei Hori, Toshihiro Katashita (AIST)
  12:00-13:10 Meeting (Technical Committee on RECONF) ( 70 min. )
Sat, Jun 20 PM  FPGA Design Contest
Chair: Hiroki Nakahara (Ehime Univ.)
13:10 - 13:35
(21) 13:10-13:35 Introduction to 2015 FPGA Trax contest RECONF2015-20 Yasunori Osana (Univ. of the Ryukyus), Tomonori Izumi (Ritsmeikan Univ.), Takefumi Miyoshi (e-trees), Hiroki Nakahara (Ehime Univ.)
Sat, Jun 20 PM  Architecture and performance assessment (2)
Chair: Masahiro IIDA (Kumamoto Univ.)
13:35 - 15:15
(22) 13:35-14:00 Real Chip evaluation of a dynamically reconfigurable processor MuCCRA-4 with ST micro 28nm Process RECONF2015-21 Hideharu Amano, Toru Katagiri (Keio Univ.)
(23) 14:00-14:25 On the Evaluation Board AISTino equipped with the Fourth Flex Power FPGA chip with SOTB transistors RECONF2015-22 Hanpei Koike, Masakazu Hioki, Yasuhiro Ogasahara (AIST), Hayato Ishigaki, Toshiyuki Tsutsumi (Meiji Univ.), Tadashi Nakagawa, Toshihiro Sekigawa (AIST)
(24) 14:25-14:50 Tile-base PLA Cell with Uni-Switch Structure RECONF2015-23 Atsushi Nanri, Kosuke Murakami, Daijiro Murooka, Takuya Hirata, Qing Dong, Shigetoshi Nakatake (Univ. of Kitakyushu)
(25) 14:50-15:15 High-speed scrubbing on optically reconfigurable gate array RECONF2015-24 Takumi Fujimori, Minoru Watanabe (Shizuoka Univ.)
  15:15-15:25 Break ( 10 min. )
Sat, Jun 20 PM  Architecture and performance assessment (3)
Chair: Minoru Watanabe (Shizuoka Univ.)
15:25 - 17:05
(26) 15:25-15:50 Consideration of a reconfigurable device MPLD constructed with MLUTs that equips a crossbar switch RECONF2015-25 Naoya Tokusada, Tetsuo Hironaka, Kazuya Tanigawa (HCU), Takashi Ishiguro (Taiyo Yuden)
(27) 15:50-16:15 An Online Task Placement Algorithm Based on MER Enumeration for Partially Reconfigurable Device RECONF2015-26 Tieyuan Pan, Zhu Li, Lian Zeng, Takahiro Watanabe (Waseda Univ.), Yasuhiro Takashima (Univ. of Kitakyushu)
(28) 16:15-16:40 A Technology Mapping Method for Scalable Logic Module RECONF2015-27 Ryo Araki, Masahiro Iida, Motoki Amagasaki, Morihiro Kuga, Toshinori Sueyoshi (Kumamoto Univ)
(29) 16:40-17:05 Data-Triggered Breakpoint for In-Circuit Debug without Re-implementation RECONF2015-28 Yutaka Tamiya, Yoshinori Tomita, Toshiyuki Ichiba, Kaoru Kawamura (Fujitsu Labs.)
  17:05-17:15 Break ( 10 min. )
Sat, Jun 20 PM  FPGA Applications, etc (4)
Chair: Kazuya Tanigawa (Hiroshima City Univ.)
17:15 - 18:30
(30) 17:15-17:40 High-Level Synthesis Compiler for Hierarchical and Modular Design of Stream Computing Cores RECONF2015-29 Kentaro Sano, Ryo Ito, Keisuke Sugawara, Satoru Yamamoto (Tohoku Univ.)
(31) 17:40-18:05 An Implementation and Evaluation of A Generic Interface between PC and FPGA with AHCI RECONF2015-30 Takefumi Miyoshi, Satoshi Funada (e-trees)
(32) 18:05-18:30 FPGA design using high-level description
-- sound synthesizer implementation and its evaluation --
RECONF2015-31
Fang-Xiang Gao, Yoshiki Yamaguchi, Yuetsu Kodama (Univ. Tsukuba)

Announcement for Speakers
General TalkEach speech will have 20 minutes for presentation and 5 minutes for discussion.
Special Invited TalkEach speech will have 50 minutes for presentation and 10 minutes for discussion.
Invited TalkEach speech will have 50 minutes for presentation and 10 minutes for discussion.

Contact Address and Latest Schedule Information
RECONF Technical Committee on Reconfigurable Systems (RECONF)   [Latest Schedule]
Contact Address Yoshiki YAMAGUCHI
University of Tsukuba
e--mail: yoshiki [at] cs.tsukuba.ac.jp 


Last modified: 2015-05-11 12:53:09


Notification: Mail addresses are partially hidden against SPAM.

[Download Paper's Information (in Japanese)] <-- Press download button after click here.
 
[Cover and Index of IEICE Technical Report by Issue]
 

[Presentation and Participation FAQ] (in Japanese)
 

[Return to RECONF Schedule Page]   /  
 
 Go Top  Go Back   Prev RECONF Conf / Next RECONF Conf [HTML] / [HTML(simple)] / [TEXT]  [Japanese] / [English] 


[Return to Top Page]

[Return to IEICE Web Page]


The Institute of Electronics, Information and Communication Engineers (IEICE), Japan