IEICE Technical Committee Submission System
Advance Program
Online Proceedings
[Sign in]
Tech. Rep. Archives
 Go Top  Go Back   Prev RECONF Conf / Next RECONF Conf [HTML] / [HTML(simple)] / [TEXT]  [Japanese] / [English] 

===============================================
Technical Committee on Reconfigurable Systems (RECONF)
Chair: Akira Nagoya (Okayama Univ.)
Vice Chair: Shorin Kyo (Renesas), Tetsuo Hironaka (Hiroshima City Univ.)
Secretary: Yohei Hori (AIST), Tomonori Izumi (Ritsumeikan Univ.)
Assistant: Nobuya Watanabe (Okayama Univ.)

DATE:
Thu, Sep 16, 2010 11:00 - 18:35
Fri, Sep 17, 2010 09:00 - 14:05

PLACE:
Shizuoka University Faculty of technology Electric electronics building(3-5-1, Johoku, Hamamatsu-shi, Shizuoka-ken, 432-8561. JR Central Hamamatsu Station kitaguchi Entetsu bus stop: -- bus terminal 15 or 16 -- all the route stop at Shizuoka University (15 minutes ride).Prof. Minoru Watanabe, Shizuoka University)

TOPICS:
Reconfigurable Systems, etc.

----------------------------------------
Thu, Sep 16 AM (11:00 - 11:50)
----------------------------------------

(1) 11:00 - 11:25
Development of an On-chip Pattern Recognition System using Dynamic and Partial Reconfiguration
Hiroyuki Kawai, Moritoshi Yasunaga (Tsukuba Univ.)

(2) 11:25 - 11:50
Real-time detection of line segments on FPGA
Jianyun Zhu, Tsutomu Maruyama (Univ. of Tsukuba)

----- Lunch Break ( 60 min. ) -----

----------------------------------------
Thu, Sep 16 PM (13:00 - 14:15)
----------------------------------------

(3) 13:00 - 13:25
A Regular Expression Matching Circuit Based on an NFA with Multi-Character Consuming
Hiroki Nakahara, Tsutomu Sasao, Munehiro Matsuura (KIT)

(4) 13:25 - 13:50
Finite Field Arithmetic on a Reconfigurable Processor with Variable Word Size
Yuichiro Shibata, Ryuichi Harasawa, Kiyoshi Oguri (Nagasaki Univ.)

(5) 13:50 - 14:15
A Consideration of Reconfigurable Processor for RSA Cryptography
Takatoshi Tamaoki, Kazuya Tanigawa, Tetsuo Hironaka (hcu)

----- Break ( 20 min. ) -----

----------------------------------------
Thu, Sep 16 PM (14:35 - 15:50)
----------------------------------------

(6) 14:35 - 15:00
Accelerating HMMER search using FPGA Grid
Toyokazu Takagi, Tsutomu Maruyama (Tsukuba Univ.)

(7) 15:00 - 15:25
Hardware Lossless-Compressors of Floating-Point Data Streams to Enhance Memory Bandwidth
Kentaro Sano, Kazuya Katahira, Satoru Yamamoto (Tohoku Univ.)

(8) 15:25 - 15:50
Evaluation of Multiple-Precision Floating-Point Accelerator HP-DSFP through Applications.
Yuki Yoshioka, Tomoyuki Kawamoto, Taiga Ban, Kazuya Tanigawa, Tetsuo Hironaka (HCU)

----- Break ( 20 min. ) -----

----------------------------------------
Thu, Sep 16 PM (16:10 - 17:25)
----------------------------------------

(9) 16:10 - 16:35
An SA-based Placement and Routing Method Considering Cell Congestion for MPLDs
Masatoshi Nakamura, Masato Inagi, Kazuya Tanigawa, Tetsuo Hironaka (Hiroshima City Univ), Masayuki Sato, Takashi Ishiguro (TAIYO YUDEN)

(10) 16:35 - 17:00
Design and Implementation of a Layout Tool for the MPLD Architecture
Ken Taomoto, Hideyuki Kawabata, Masato Inagi, Kazuya Tanigawa, Tetsuo Hironaka (Hiroshima City Univ.), Masayuki Sato, Takashi Ishiguro (Taiyo Yuden), Toshiaki Kitamura (Hiroshima City Univ.)

(11) 17:00 - 17:25
A Peformance Estimation Method for Dynamically Reconfigurable Architecture in Stream Processing
Fumihiko Hyuga, Takashi Yoshikawa (Toshiba)

----- Break ( 20 min. ) -----

----------------------------------------
Thu, Sep 16 PM (17:45 - 18:35)
----------------------------------------

(12) 17:45 - 18:35
[Invited Talk]
Applications of optically reconfigurable gate arrays
Minoru Watanabe (Shizuoka Univ.)

----------------------------------------
Fri, Sep 17 AM (09:00 - 10:40)
----------------------------------------

(13) 09:00 - 09:25
A MEMS addressing technique in optically reconfigurable gate arrays
Hironobu Morita, Minoru Watanabe (Shizuoka Univ.)

(14) 09:25 - 09:50
COGRE: A Novel Compact Logic Cell Architecture for Area Reduction
Yasuhiro Okamoto, Yoshihiro Ichinomiya, Motoki Amagasaki, Masahiro Iida, Toshinori Sueyoshi (Kumamoto Univ.)

(15) 09:50 - 10:15
An Error Detect and Correct Circuit Based Fault-tolerant Reconfigurable Logic Device
Qian Zhao, Yoshihiro Ichinomiya, Yasuhiro Okamoto, Motoki Amagasaki, Masahiro Iida, Toshinori Sueyoshi (Kumamoto Univ.)

(16) 10:15 - 10:40
Structure of a Low-Power FPGA Based on Synchronous/Asynchronous Hybrid Architecture
Shota Ishihara, Ryoto Tsuchiya, Yoshiya Komatsu, Masanori Hariyama, Michitaka Kameyama (Tohoku Univ.)

----- Break ( 20 min. ) -----

----------------------------------------
Fri, Sep 17 AM (11:00 - 12:15)
----------------------------------------

(17) 11:00 - 11:25
Removing context memory from Multi-context Dynamically Reconfigurable Processors
Hideharu Amano, Masayuki Kimura, Nobuaki Ozaki (Keio Univ.)

(18) 11:25 - 11:50
Power reduction for Dynamically Reconfigurable Processor Array with reducing the number of reconfiguration
Masayuki Kimura, Kazuei Hironaka, Hideharu Amano (Keio Univ.)

(19) 11:50 - 12:15
Performance Evaluation of the SIMD/MIMD Dynamic Mode Switching Processor IMAPCAR2
Shorin Kyo, Shohei Nomoto, Shinichiro Okazaki (RE)

----- Lunch Break ( 60 min. ) -----

----------------------------------------
Fri, Sep 17 PM (13:15 - 14:05)
----------------------------------------

(20) 13:15 - 13:40
Quantitative Performance Evaluation of Arbiter PUFs on FPGAs
Yohei Hori (AIST), Takahiro Yoshida (Chuo Univ.), Toshihiro Katashita, Akashi Satoh (AIST)

(21) 13:40 - 14:05
Implementation and Evaluation of ScalableCore System 2.0
Yoshito Sakaguchi, Shinya Takamaeda, Kenji Kise (Tokyo Tech)

# Information for speakers
General Talk will have 20 minutes for presentation and 5 minutes for discussion.


=== Technical Committee on Reconfigurable Systems (RECONF) ===
# FUTURE SCHEDULE:

Mon, Nov 29, 2010 - Wed, Dec 1, 2010: Kyushu University [Fri, Sep 10], Topics: Design Gaia 2010 ―New Field of VLSI Design―

# SECRETARY:
Nobuya WATANABE (Okayama Univ.)
E-mail: bu-u
TEL: +81-86-251-8251
FAX: +81-86-251-8251


Last modified: 2010-09-06 21:40:28


Notification: Mail addresses are partially hidden against SPAM.

[Download Paper's Information (in Japanese)] <-- Press download button after click here.
 
[Cover and Index of IEICE Technical Report by Issue]
 

[Presentation and Participation FAQ] (in Japanese)
 

[Return to RECONF Schedule Page]   /  
 
 Go Top  Go Back   Prev RECONF Conf / Next RECONF Conf [HTML] / [HTML(simple)] / [TEXT]  [Japanese] / [English] 


[Return to Top Page]

[Return to IEICE Web Page]


The Institute of Electronics, Information and Communication Engineers (IEICE), Japan