IEICE Technical Committee Submission System
Conference Paper's Information
Online Proceedings
[Sign in]
Tech. Rep. Archives
 Go Top Page Go Previous   [Japanese] / [English] 

Paper Abstract and Keywords
Presentation 2017-03-02 11:45
Partial Route Modification Method to Realize Target Equi-length on Single Layer PCB Routing
Shun Sugihara, Shimpei Sato, Atsushi Takahashi (Tokyo Tech) VLD2016-114
Abstract (in Japanese) (See Japanese page) 
(in English) In printed circuit board, to meet requirements such as delay and noise,
routing of each net is necessary to achieve its target length.
In recent years, various routing methods have been proposed to achieve the target length of each net, and
good routing results are obtained, but a net with error remains.
In this work, a route modification method to achieve the target length
by correcting the wire length of error net without changing the wire length of the other nets is proposed.
From the experiments, we found that our proposed method corrects
almost all of errors in the case of a pattern which the number of nets
is not so much.
Keyword (in Japanese) (See Japanese page) 
(in English) printed circuit board / single layer / route modification / / / / /  
Reference Info. IEICE Tech. Rep., vol. 116, no. 478, VLD2016-114, pp. 73-78, March 2017.
Paper # VLD2016-114 
Date of Issue 2017-02-22 (VLD) 
ISSN Print edition: ISSN 0913-5685  Online edition: ISSN 2432-6380
All rights are reserved and no part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopy, recording, or any information storage and retrieval system, without permission in writing from the publisher. Notwithstanding, instructors are permitted to photocopy isolated articles for noncommercial classroom use without fee. (License No.: 10GA0019/12GB0052/13GB0056/17GB0034/18GB0034)
Download PDF VLD2016-114

Conference Information
Committee VLD  
Conference Date 2017-03-01 - 2017-03-03 
Place (in Japanese) (See Japanese page) 
Place (in English) Okinawa Seinen Kaikan 
Topics (in Japanese) (See Japanese page) 
Topics (in English)  
Paper Information
Registration To VLD 
Conference Code 2017-03-VLD 
Language Japanese 
Title (in Japanese) (See Japanese page) 
Sub Title (in Japanese) (See Japanese page) 
Title (in English) Partial Route Modification Method to Realize Target Equi-length on Single Layer PCB Routing 
Sub Title (in English)  
Keyword(1) printed circuit board  
Keyword(2) single layer  
Keyword(3) route modification  
1st Author's Name Shun Sugihara  
1st Author's Affiliation Tokyo Institute of Technology (Tokyo Tech)
2nd Author's Name Shimpei Sato  
2nd Author's Affiliation Tokyo Institute of Technology (Tokyo Tech)
3rd Author's Name Atsushi Takahashi  
3rd Author's Affiliation Tokyo Institute of Technology (Tokyo Tech)
4th Author's Name  
4th Author's Affiliation ()
5th Author's Name  
5th Author's Affiliation ()
6th Author's Name  
6th Author's Affiliation ()
7th Author's Name  
7th Author's Affiliation ()
8th Author's Name  
8th Author's Affiliation ()
9th Author's Name  
9th Author's Affiliation ()
10th Author's Name  
10th Author's Affiliation ()
11th Author's Name  
11th Author's Affiliation ()
12th Author's Name  
12th Author's Affiliation ()
13th Author's Name  
13th Author's Affiliation ()
14th Author's Name  
14th Author's Affiliation ()
15th Author's Name  
15th Author's Affiliation ()
16th Author's Name  
16th Author's Affiliation ()
17th Author's Name  
17th Author's Affiliation ()
18th Author's Name  
18th Author's Affiliation ()
19th Author's Name  
19th Author's Affiliation ()
20th Author's Name  
20th Author's Affiliation ()
Date Time 2017-03-02 11:45:00 
Presentation Time 25 
Registration for VLD 
Paper # IEICE-VLD2016-114 
Volume (vol) IEICE-116 
Number (no) no.478 
Page pp.73-78 
#Pages IEICE-6 
Date of Issue IEICE-VLD-2017-02-22 

[Return to Top Page]

[Return to IEICE Web Page]

The Institute of Electronics, Information and Communication Engineers (IEICE), Japan